## Homework 5

## due Wednesday 10 February 2021

- 1. For the following implementations of a three-input majority circuit, identify any static 1 hazards. For each static 1 hazard, specify the input values and the single input change that would cause the hazard to appear.
  - a. In a minimized SOP form
  - b. In the form of the carry out of the full adder:  $c_{k+1} = a_k \cdot b_k + c_k \cdot (a_k \oplus b_k)$
  - c. Using a 4:1 Mux with two of the three inputs connected to the selects
  - d. Using a 3:8 decoder
- 2. Complete the timing diagram below for the circuit in Figure 5.4a, explicitly including the effect a delay of  $\Delta T$  between a change in the input values and the response at the output. Each square has a duration of  $\Delta T$  and the initial state is Qa=0 and Qb=1.



Figure 5.4 a from text

3. Complete the timing diagram below for the circuit shown in Figure 5.10a. <u>Do not explicitly show gate delays</u>. Use the functional definition for the latch and flip-flop, and assume that the setup and hold requirements are satisfied.



4. For the circuit in Figure 5.17a, complete the timing diagram below. Assume set-up and hold time requirements are met. Do not explicitly show propagation delays through the flip-flops.





5. Modify the circuit in Figure 5.17a to allow a synchronous clear option. If an input ClearReg is 1, all four flip-flops should be cleared on a rising clock edge. If the input ClearReg is 0 the circuit should function as it did before the modification.